

# CPM3-1200-0021A

# Silicon Carbide Power MOSFET C3M MOSFET Technology

**Industry Leading Performance** 

| V <sub>DS</sub>       | 1200 V |
|-----------------------|--------|
| I <sub>D</sub> @ 25°C | 100 A  |
| R <sub>DS(on)</sub>   | 21 mΩ  |
|                       |        |

#### **Features**

- High blocking voltage with low on-resistance
- Resistant to Latch-up
- Fast intrinsic diode with low reverse recovery (Q,,)
- Easy to parallel and simple to drive

#### **Benefits**

- Higher system efficiency
- Reduced cooling requirements
- Low conduction losses over temperature
- Increased power density and system switching frequency

# G S

**Inner Circuit** 

- (G) Gate
- (D) Drain
- (S) Source

# **Applications**

- Solar inverters
- EV motor drive
- High voltage DC/DC converters
- Switched mode power supplies

| Part Number     | Die Size (mm)                                                                                             |
|-----------------|-----------------------------------------------------------------------------------------------------------|
| CPM3-1200-0021A | Please contact your sales representative to get the detailed information about die layout and dimensions. |

#### **Maximum Ratings**

| Symbol                             | Parameter                                                                                                   | Value                   | Unit |   |
|------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------|------|---|
| V <sub>DSmax</sub>                 | Drain - Source Voltage, T <sub>vj</sub> ≥ -55 °C                                                            | 1200                    | V    |   |
| V <sub>GSmax</sub>                 | Max Transient Gate - Source Votage                                                                          | -8/+19                  | V    |   |
| l <sub>D</sub> <sup>2</sup>        | Continuous Drain Current, $t_p$ limited by $T_{v_{jmax'}}$ $V_{GS}$ = 15V, assumes $R_{th(j-c)}$ < 0.32 K/W | T <sub>c</sub> = 25 °C  | 100  |   |
|                                    | Continuous Diam Current, t <sub>p</sub> infinited by T <sub>vjmax</sub> , v <sub>GS</sub>                   | T <sub>C</sub> = 100 °C | 74.5 | A |
| I <sub>D(pulse)</sub> <sup>2</sup> | Pulsed Drain Current, t <sub>p</sub> limited by T <sub>vjmax</sub>                                          | 200                     | А    |   |
| $T_{VJ}$ , $T_{stg}^{2}$           | Virtual Junction and Storage Temperature                                                                    | -55 to +175             | °C   |   |
| T <sub>Proc</sub>                  | Maximum Processing Temperature                                                                              | 325                     | °C   |   |

<sup>&</sup>lt;sup>1</sup>Recommended turn off / turn on gate voltage V<sub>GS</sub> -4...0/+15V

All parameters 100% tested at room temperature. Non-room temperature parameters are validated by design and statistical correlation.

Stress beyond those listed under absolute maximum ratings may cause permanent damage to the device. Exposure to absolute-maximum-rated conditions for an extended periods may affect device reliability.

<sup>&</sup>lt;sup>2</sup> Verified by design



# **Electrical Characteristics**

| Symbol                       | Parameter                        | Min. | Тур. | Max. | Unit  | Test Conditions                                                                | Note           |
|------------------------------|----------------------------------|------|------|------|-------|--------------------------------------------------------------------------------|----------------|
| V <sub>(BR)DSS</sub> D       | Drain-Source Breakdown Voltage   | 1200 |      |      | V     | $V_{GS} = 0 \text{ V, I}_{D} = 100 \mu\text{A, T}_{VJ} = 25^{\circ}\text{C}$   |                |
|                              |                                  | 1200 |      |      | V     | $V_{GS} = 0 \text{ V, I}_{D} = 100  \mu\text{A, T}_{VJ} = -55^{\circ}\text{C}$ |                |
| .,                           | Gate Threshold Voltage           | 1.8  | 2.5  | 3.6  | V     | $V_{DS} = V_{GS}$ , $I_D = 16.8$ mA, $T_{VJ} = 25$ °C                          | Fig. 11        |
| $V_{\text{GS(th)}}$          |                                  |      | 2.0  |      | V     | $V_{DS} = V_{GS}$ , $I_D = 16.8$ mA, $T_{VJ} = 175$ °C                         |                |
| I <sub>DSS</sub>             | Zero Gate Voltage Drain Current  |      | 1    | 25   | μΑ    | V <sub>DS</sub> = 1200 V, V <sub>GS</sub> = 0 V                                |                |
| I <sub>GSS</sub>             | Gate-Source Leakage Current      |      | 10   | 100  | nA    | V <sub>GS</sub> = 15 V, V <sub>DS</sub> = 0 V                                  |                |
| R <sub>DS(on)</sub> Drain-So | Drain Caurea On Ctata Basistanas | 14.5 | 21   | 27   | mΩ    | V <sub>GS</sub> = 15 V, I <sub>D</sub> = 61 A, T <sub>VJ</sub> = 25°C          | Fig. 4, 5, 6   |
|                              | Drain-Source On-State Resistance |      | 38   |      | 11177 | V <sub>GS</sub> = 15 V, I <sub>D</sub> = 61 A, T <sub>VJ</sub> = 175°C         |                |
| -                            | Transconductance                 |      | 35   |      | S     | V <sub>DS</sub> = 20 V, I <sub>DS</sub> = 61 A, T <sub>VJ</sub> = 25°C         | Fig. 7         |
| <b>G</b> fs                  | Transconductance                 |      | 33   |      |       | V <sub>DS</sub> = 20 V, I <sub>DS</sub> = 61 A, T <sub>VJ</sub> = 175°C        |                |
| $C_{iss}$                    | Input Capacitance                |      | 4818 |      |       |                                                                                |                |
| Coss                         | Output Capacitance               |      | 180  |      | pF    | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 1000 V                                | Fig. 17,<br>18 |
| C <sub>rss</sub>             | Reverse Transfer Capacitance     |      | 12   |      | ]     | f = 100 kHz<br>- V <sub>AC</sub> = 25 mV                                       |                |
| E <sub>oss</sub>             | C <sub>oss</sub> Stored Energy   |      | 99   |      | μJ    | VAC - ZJ IIIV                                                                  | Fig. 16        |
| R <sub>G(int)</sub>          | Internal Gate Resistance         |      | 3.3  |      | Ω     | f = 100 kHz, V <sub>AC</sub> = 25 mV                                           |                |
| Q <sub>gs</sub>              | Gate to Source Charge            |      | 49   |      |       | V <sub>DS</sub> = 800 V, V <sub>GS</sub> = -4 V/15 V                           |                |
| $Q_{gd}$                     | Gate to Drain Charge             |      | 50   |      | nC    | I <sub>D</sub> = 61 A                                                          | Fig. 12        |
| $Q_g$                        | Total Gate Charge                |      | 162  |      |       | Per IEC60747-8-4 pg 21                                                         |                |

# **Reverse Diode Characteristics**

| Symbol                                | Parameter                     | Тур. | Max. | Unit | Test Conditions                                                                                                          | Note    |
|---------------------------------------|-------------------------------|------|------|------|--------------------------------------------------------------------------------------------------------------------------|---------|
| V <sub>SD</sub> Diode Forward Voltage | Diada Farward Valtaga         | 4.6  |      | ٧    | $V_{GS}$ = -4 V, $I_{SD}$ = 30.5 A, $T_{VJ}$ = 25 °C                                                                     | Fig. 8, |
|                                       | Diode Forward Voltage         | 4.2  |      | V    | $V_{GS}$ = -4 V, $I_{SD}$ = 30.5 A, $T_{VJ}$ = 175 °C                                                                    | 9, 10   |
| t <sub>rr</sub> 1                     | Reverse Recover time          | 34   |      | ns   |                                                                                                                          |         |
| Q <sub>rr</sub> <sup>1</sup>          | Reverse Recovery Charge       | 928  |      | nC   | $V_{GS} = -4 \text{ V, } I_{SD} = 61 \text{ A, } V_{R} = 800 \text{ V}$<br>dif/dt = 2600 A/µs, $T_{VJ} = 175 \text{ °C}$ | Note 1  |
| I <sub>rrm</sub> <sup>1</sup>         | Peak Reverse Recovery Current | 42   |      | А    |                                                                                                                          |         |

Note: When using SiC Body Diode the maximum recommended VGS = -4V



# **Typical Performance**

All the graphs are based on the TO-247-4L (which has higher thermal resistance than most packages used with topside sinter/solder)



Figure 1. Output Characteristics T<sub>VJ</sub> = -55 °C



Figure 3. Output Characteristics T<sub>VJ</sub> = 175 °C



Figure 5. On-Resistance vs. Drain Current For Various Temperatures



Figure 2. Output Characteristics T<sub>VJ</sub> = 25 °C



Figure 4. Normalized On-Resistance vs. Temperature



Figure 6. On-Resistance vs. Temperature For Various Gate Voltage



## **Typical Performance**

All the graphs are based on the TO-247-4L (which has higher thermal resistance than most packages used with topside sinter/solder)



Figure 7. Transfer Characteristic for Various Junction Temperatures



Figure 9. Body Diode Characteristic at 25 °C



Figure 11. Threshold Voltage vs. Temperature



Figure 8. Body Diode Characteristic at -55 °C



Figure 10. Body Diode Characteristic at 175 °C



Figure 12. Gate Charge Characteristics



### **Typical Performance**

All the graphs are based on the TO-247-4L (which has higher thermal resistance than most packages used with topside sinter/solder)



Figure 13. 3rd Quadrant Characteristic at -55 °C



Figure 15. 3rd Quadrant Characteristic at 175 °C



Figure 17. Capacitances vs. Drain-Source Voltage (0 - 200V)



Figure 14. 3rd Quadrant Characteristic at 25 °C



Figure 16. Output Capacitor Stored Energy



Figure 18. Capacitances vs. Drain-Source Voltage (0 - 1200V)



# **Revision History**

| Revision Number | Date of Change | Brief Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -               | 04/04/2019     | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1               | 01/9/2020      | <ul> <li>Removed test conditions and note section from the Maximum Ratings Table</li> <li>Updated description for all the parameters in the Maximum Ratings Table</li> <li>Updated footnotes</li> <li>Temperature note removed and embedded into every test condition</li> <li>Updated test conditions for gate threshold voltage, drain-source on-state resistance, transconductance, gate to source charge, gate to drain charge, total gate charge, diode forward voltage, reverse recovery time, reverse recovery charge and peak reverse recovery current</li> <li>Updated typical values for continuous drain current, zero gate voltage drain current, gate-source leakage current, drain-source on-state resistance, transconductance, input capacitance, reverse transfer capacitance, Coss stored energy, gate too source charge, gate to drain charge, total gate charge, reverse recovery time and reverse recovery charge</li> <li>All junction temperatures changed to virtual junction temperatures</li> <li>All graphs updated to reflect the most recent test data</li> </ul> |



#### **Notes**

#### RoHS Compliance

The levels of RoHS restricted materials in this product are below the maximum concentration values (also referred to as the threshold limits) permitted for such substances, or are used in an exempted application, in accordance with EU Directive 2011/65/EC (RoHS2), as implemented January 2, 2013. RoHS Declarations for this product can be obtained from your Cree representative or from the Product Documentation sections of www.cree.com.

#### REACh Compliance

REACh substances of high concern (SVHCs) information is available for this product. Since the European Chemical Agency (ECHA) has published notice of their intent to frequently revise the SVHC listing for the foreseeable future, please contact a Cree representative to insure you get the most up-to-date REACh SVHC Declaration. REACh banned substance information (REACh Article 67) is also available upon request.

 This product has not been designed or tested for use in, and is not intended for use in, applications implanted into the human body nor in applications in which failure of the product could lead to death, personal injury or property damage, including but not limited to equipment used in the operation of nuclear facilities, life-support machines, cardiac defibrillators or similar emergency medical equipment, aircraft navigation or communication or control systems, air traffic control systems.

#### **Related Links**

- SiC MOSFET Isolated Gate Driver reference design: www.wolfspeed.com/power/Tools-and-Support
- Application Considerations for Silicon-Carbide MOSFETs: www.wolfspeed.com/power/Tools-and-Support