#### Hex Inverter Gate with Open-Drain Outputs in bare die form **Rev 1.0** 10/05/19 #### Description The 74ACT05 hex inverter gate is fabricated on a 1.5µm advanced 5V CMOS process combining high speed LSTTL performance with CMOS low power. The device contains six independent inverters with open-drain outputs and perform the Boolean function $Y = \bar{A}$ . Device outputs can connect with other open-drain outputs to form active LOW wired-OR or active HIGH wired-AND logic functions. Open-drain outputs need pull-up resistors to perform correctly\*. Inputs are directly compatible with both standard TTL and CMOS outputs. Features: - Inputs directly accept TTL - Outputs directly interface CMQ - Outputs Source/Sink 24 m - Low Input Current: 1µ - Functionally compatible with bipolar 74LS05 - Lower power afternative to bipolar logic. #### **Ordering Information** The following part suffixes apply: No suffix - MIL-STD-883 /2010B Visual Inspection For High Reliability versions of this product 54ACT05 #### ensions in µm (mils) ### Supply Formats - Defact Die in Waffle Pack (400 per tray capacity) - Sawn Wafer on Tape On request - Unsawn Wafer On request - Die Thickness <> 350µm(14 Mils) On request - Assembled into Ceramic Package On request #### **Mechanical Specification** | Die Size (Unsawn) | 1100 x 1260<br>43 x 50 | µm<br>mils | | |--------------------------------------|----------------------------|------------|--| | Minimum Bond Pad Size | 108 x 108<br>4.25 x 4.25 | μm<br>mils | | | Die Thickness | 350 (±20)<br>13.78 (±0.79) | μm<br>mils | | | Top Metal Composition | Al 1%Si 1.1μ | m | | | Back Metal Composition N/A – Bare Si | | | | #### Rev 1.0 10/05/19 ### Pad Layout and Functions | PAD | FUNCTION | COORDIN | Δ1 <b>Ξ</b> S (μm) | |-----|-----------------|--------------------------|--------------------| | PAD | FUNCTION | Х | Υ | | 1 | 1A | 26u | 1035 | | 2 | 1Y | 120 | 865 | | 3 | 2A | 120 | 700 | | 4 | 2 | 120 | 480 | | 5 | 3A | 120 | 255 | | 6 | SÝ | 260 | 115 | | C | GND | 425 | 115 | | \ \ | GND | 580 | 115 | | В | 4Y | 745 | 115 | | 9 | 4A | 880 | 255 | | 10 | 5Y | 880 | 480 | | 11 | 5A | 880 | 700 | | 12 | 6Y | 880 | 865 | | 13 | 6A | 745 | 1035 | | 14 | V <sub>CC</sub> | 580 | 1035 | | 14 | V <sub>CC</sub> | 420 | 1035 | | CON | INECT CHIP BA | CK TO V <sub>CC</sub> OI | R FLOAT | #### Logic Diagram ### Truth Table | INPUTS | OUTPUT | |--------|--------| | A | Υ | | Н | L | | L | Z | H = High level (steady state) L = Low level (steady state) Z = High-impedance off-state # Absolute Maximum Ratings<sup>1</sup> Rev 1.0 10/05/19 | PARAMETER | SYMBOL | VALUE | UNIT | |----------------------------------------------------|------------------|------------------------------|------| | DC Supply Voltage (Referenced to GND) | V <sub>CC</sub> | -0.5 to +7.0 | V | | DC Input Voltage (Referenced to GND) | V <sub>IN</sub> | -0.5 to V <sub>CC</sub> +0.5 | V | | DC Output Voltage (Referenced to GND) | V <sub>OUT</sub> | -0.5 to V <sub>CC</sub> +0.5 | V | | DC Input Current | I <sub>IN</sub> | ±20 | mA | | DC Output Current, per pad | I <sub>OUT</sub> | ±50 | mA | | DC Supply Current, V <sub>CC</sub> or GND, per pad | I <sub>CC</sub> | ±50 | mA | | Power Dissipation in Still Air <sup>2</sup> | P <sub>D</sub> | 750 | mW | | Storage Temperature Range | T <sub>STG</sub> | -65 to 150 | °C | <sup>1.</sup> Operation above the absolute maximum rating may cause device failure. Operation at the absolute maximum ratings, for extended periods, may reduce device reliability. 2. Measured in plastic DIP package, results in die form are dependent on die attach and assembly method. ## Recommended Operating Conditions<sup>3</sup> (Voltages Referenced to GND) | | | | · · · · · · · · · · · · · · · · · · · | 1 | • | |-----------------------------------|------------------------|----------------------|---------------------------------------|-----------------|--------| | PARAMETEI | ₹ | SYMBOL | MIN | MAX | UNITS | | DC Supply Voltage | | V <sub>CC</sub> | 4.5 | 5.5 | V | | DC Input or Output Voltage | | $V_{IN}$ , $V_{OUT}$ | <b>*</b> 0 | V <sub>CC</sub> | V | | Operating Temperature Ra | T <sub>J</sub> | -40 | +85 | °C | | | Output current - High | lou | - | -24 | mA | | | Output current - Low | | 1 <sub>OL</sub> | - | 24 | mA | | Input Rise or Fall rate | $V_{CC} = 4.5V$ | At/AV | 0 | 10 | ns/V | | (V <sub>IN</sub> from 0.8V to 2V) | V <sub>CC</sub> = 5.5V | WAV | 0 | 10 | 115/ V | <sup>3.</sup> This device contains protection circuitry to guald against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than me simular rated voltages to this high-impedance circuit. For proper operation, $V_{IN}$ and $V_{OUT}$ should be constrained to the range GND $\leq$ ( $V_{IN}$ or $V_{OUT}$ ). Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. #### DC Electrical Characteristics (Voltages referenced to GND) | PARAMETER | SYMBOL V <sub>C</sub> | V <sub>CC</sub> CONDITIONS | LIMITS | | | UNITS | | |-------------------------------------|--------------------------------|----------------------------|----------------------------------------|------|------|-------------|--------| | | VIMBOL | •66 | CONDITIONS | 25°C | 85°C | FULL RANGE⁴ | OitiiO | | Minimum High-Lavel | V <sub>IH</sub> | 4.5V | V <sub>OUT</sub> = 0.1V | 2 | 2 | 2 | V | | Input Yorage | VIH | 5.5V | or V <sub>CC</sub> -0.1V | 2 | 2 | 2 | • | | Maximum Law-Level | V <sub>IL</sub> | 4.5V | $V_{OUT} = 0.1V$<br>or $V_{CC}$ -0.1V | 0.8 | 0.8 | 0.8 | V | | hput Voltage | | 5.5V | | 0.8 | 0.8 | 0.8 | | | | | 4.5V | Ι <sub>ουτ</sub> = 50μΑ | 0.1 | 0.1 | 0.1 | V | | Minimum Low-Level<br>Output Voltage | m Low-Level V <sub>OL</sub> 5. | 5.5V | 1001 – 30μΑ | 0.1 | 0.1 | 0.1 | V | | | VOL | 4.5V | $V_{IN} = V_{IL} \text{ or } V_{IH}^5$ | 0.36 | 0.44 | 0.44 | V | | | | 5.5V | $I_{OL} = 24mA$ | 0.36 | 0.44 | 0.44 | V | <sup>-40°</sup>C ≤ T<sub>J</sub> ≤ +85°C All outputs loaded; thresholds on input associated with output under test. Rev 1.0 10/05/19 #### DC Electrical Characteristics Continued (Voltages referenced to GND) | PARAMETER | SYMBOL | SYMBOL V <sub>cc</sub> | CONDITIONS | LIMITS | | | UNITS | |------------------------------------------------|-------------------|------------------------|---------------------------------------------|--------|------|------------|-------| | TAIVAMETER | OTHEOL | • 66 | | 25°C | 85°C | FULL RANGE | | | Maximum Input<br>Leakage Current | I <sub>IN</sub> | 5.5V | V <sub>IN</sub> = V <sub>CC</sub> or GND | ±0.1 | ±1.0 | ±1.0 | μА | | Additional Maximum I <sub>CC</sub> / Input | ΔI <sub>CCT</sub> | 5.5V | V <sub>IN</sub> = V <sub>CC</sub> -2.1V | 2.4 | 2.8 | 16- | mA | | Minimum Dynamic | I <sub>OLD</sub> | 5.5V | V <sub>OLD</sub> = 1.65V Max | - | 75 | 50 | mA | | Output Current <sup>6</sup> | I <sub>OHD</sub> | 5.5V | V <sub>OHD</sub> = 3.85V Min | - | -75 | -50 | ША | | Maximum Quiescent<br>Supply Leakage<br>Current | I <sub>CC</sub> | 5.5V | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0\mu A$ | 4 | 10 | 80 | μА | <sup>6.</sup> Maximum test duration 2ms, one output loaded at a time. # AC Electrical Characteristics<sup>7</sup> V<sub>CC</sub> = 5.0V ±0.5V | SYMBOL | V <sub>cc</sub> | V <sub>cc</sub> CONDITIONS | LIMITS | | | UNITS | |------------------|------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------| | CIMBOL | | | 25°C | 85°C | FULL RANGE⁴ | Oiiiio | | t <sub>PZL</sub> | 5.0V | 0.450.5 | 8 | 8.5 | 9.3 | | | t <sub>PLZ</sub> | 5.0V | C <sub>1</sub> = 50pF | 8.5 | 9 | 10.8 | ns | | CIN | 5.0V | T <sub>1</sub> = 25°C | | TYPIC | AL | pF | | - 114 | | | | 4.5 | | ρ. | | C <sub>PD</sub> | 5.00 | $T_J = 25^{\circ}C$ ,<br>$C_L = 50 \text{pF}$ | | 30 | | pF | | | t <sub>PLZ</sub> | t <sub>PZL</sub> 5.0V t <sub>PLZ</sub> 5.0V C <sub>IN</sub> 5.0V | $\begin{array}{ c c c c }\hline t_{PZL} & 5.0V & C_1 & 50pF \\ \hline t_{PLZ} & 5.0V & T_3 = 25^{\circ}C \\ \hline \end{array}$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | <sup>7.</sup> Not production tested in die form, characte zerby chip design and tested in package. # Switching Waveform Figure 1 – Propagation Delay Rev 1.0 10/05/19 **Test Circuit** \* Includes all probe and jig capacitanc Figure 24- Test Circuit DISCEAIMER: The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Silicon Supplies Ltd hereby disclaims any and all warranties and liabilities of any kind. LIFE SUPPORT POLICY: Silicon Supplies Ltd components may be used in life support devices or systems only with the express written approval of Silicon Supplies Ltd, if a failure of such components can reasonably be expected to cause the failure of that life support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.